

# CPE 323 Intro to Embedded Computer Systems Clock, Timers

Aleksandar Milenkovic

milenka@uah.edu











#### Clocks

- · 1. mcLk moin Clock, CPU uses
- · 2. SMLLK- Sub-main Clock
- · 3. ALLK Auxilary Clock







## Clock Cycle Time, Frequency







#### Counters









#### Watchdog Timers, Timers A/B



Figure 1-1. Functional Block Diagram – MSP430F5529IPN, MSP430F5527IPN, MSP430F5525IPN, MSP430F5521IPN





-> Watchdog mide [32 ms] -> hegular interval mede

#### Watchdog Timer

(WDT\_A)







#### Watchdog Timer Registers

| 15      | 14      | 13   | 12       | 11       | 10   | 9     | 8    |  |  |
|---------|---------|------|----------|----------|------|-------|------|--|--|
| WDTPW   |         |      |          |          |      |       |      |  |  |
| 7       | 6       | 5    | 4        | 3        | 2    | 1     | 0    |  |  |
| WDTHOLD | WDTSSEL |      | WDTTMSEL | WDTCNTCL |      | WDTIS |      |  |  |
| rw-0    | rw-0    | rw-0 | rw-0     | r0(w)    | rw-1 | rw-0  | rw-0 |  |  |

| Bit  | Field    | Type | Reset | Description  Watchdog timer password. Always read as 069h. Must be written as 5Ah; if any other value is written, a PUC is generated.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
|------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 15-8 | WDTPW    | RW   | 69h   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
| 7    | WDTHOLD  | RW   | 0h    | Watchdog timer hold. This bit stops the watchdog timer. Setting WDTHOLD = 1 when the WDT is not in use conserves power.  0b = Watchdog timer is not stopped by default wot is active 1b = Watchdog timer is stopped.                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
| 6-5  | WDTSSEL  | RW   | 0h    | Watchdog timer clock source select  00b = SMCLK  10b = ACLK  10b = VLOCLK  11b = X_CLK; VLOCLK in devices that do not support X_CLK                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
| 4    | WDTTMSEL | RW   | 0h    | Watchdog timer mode select  0b = Watchdog mode  1b = Interval timer mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| 3    | WDTCNTCL | RW   | 0h    | Watchdog timer counter clear. Setting WDTCNTCL = 1 clears the count value to 0000h. WDTCNTCL is automatically reset.  0b = No action 1b = WDTCNT = 0000h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| 2-0  | WDTIS    | RW   | 4h    | Watchdog timer interval select. These bits select the watchdog timer interval to set the WDTIFG flag and/or generate a PUC.  000b = Watchdog clock source /(2³¹) (18h:12m:16s at 32.768 kHz)  001b = Watchdog clock source /(2²²²) (01h:08m:16s at 32.768 kHz)  010b = Watchdog clock source /(2²²) (00h:04m:16s at 32.768 kHz)  111b = Watchdog clock source /(2²²) (00h:00m:16s at 32.768 kHz)  100b = Watchdog clock source /(2²²) (00h:00m:16s at 32.768 kHz)  101b = Watchdog clock source /(2²²) (250 ms at 32.768 kHz)  110b = Watchdog clock source /(2²) (15.625 ms at 32.768 kHz)  111b = Watchdog clock source /(2²) (15.625 ms at 32.768 kHz) |  |  |

Source clock select

Two Tperiod = 
$$2^{15} \frac{1}{z^{20}} = \frac{1}{z^5} = \frac{1}{32}$$
S

If you don't step WOT after

32 ms...





#### Watchdog Timer Registers

#### IE1, Interrupt Enable Register 1



Bits These bits may be used by other modules. See device-specific data sheet. 3-1

Bit 0 Watchdog timer interrupt enable. This bit enables the WDTIFG interrupt for interval timer mode. It is not necessary to set this bit for watchdog mode. Because other bits in IE1 may be used for other modules, it is recommended to set or clear this bit using BIS.BOTIC.B instructions, rather than MOV.BOTIC.R. in instructions.

0 Interrupt not enabled

Interrupt not enabled

Interrupt enabled

Interrupt enabled

instructions.

#### IFG1, Interrupt Flag Register 1



7-5

NMIIFG Bit 4 NMI interrupt flag. NMIIFG must be reset by software. Because other bits in

NMI Interrupt riag. NMIIFG must be reset by software. Because other bits in IFG1 may be used for other modules, it is recommended to clear NMIIFG by using BIS.B or BIC.B instructions, rather than MOV.B or CLR.B instructions.

O No interrupt bending

These bits may be used by other modules. See device-specific data sheet,

1 Interrupt pending

Bits These bits may be used by other modules. See device-specific data sheet.

3-1 Bit 0

Bits

Watchdog timer interrupt flag, In watchdog mode, WDTIFG remains set until reset by software. In interval mode, WDTIFG is reset automatically by servicing the interrupt, or it can be reset by software. Because other bits in IFG1 may be used for other modules, it is recommended to clear WDTIFG by using BIS\_B OFBIC\_B instructions, rather than MOV\_B OTCR\_B instructions.

0 No interrupt pending

Interrupt pending

WDTIE

WDTIFG





### 1s Toggle LEDs (ASM) Using Software Delay

```
; Initialize stackpointer
                    #_STACK_END,SP
RESET:
            mov.w
                                               Stop watchdog timer
StopWDT:
                    #WDTPWIWDTHOLD.&WDTCTL
            mov.w
            bis.b
                                               Set P2.2 and P2.1 to output
Setup:
                    #0x06,&P2DIR
            bic.b
                                              Set P2OUT to 0x0000 0100 (LEDS off)
                    #0x0.&P2OUT
                                               Software delay (65,535*16cc/2^20 ~ 1s)
InfLoop:
            mov.w
                    #0xFFFF, R5
                                             ; 1cc (total delay is 16 cc)
SWDelay1:
            nop
            dec.w
                                             : 1cc
                   R5
                   SWDelav1
                                             : 2cc
            xor.b #0x06, P2OUT
                                             ; toggle LEDs
                   InfLoop
                                             : goto InfLoop
: Stack Pointer definition
             .global_STACK_END
                    .stack
            .sect
: Interrupt Vectors
             .sect ".reset"
                                             : MSP430 RESET Vector
            .short RESET
```





### 1s Toggle LEDs (ASM) Using WDT (Polling)

```
; Initialize stackpointer
RESET:
           mov.w
                   # STACK END.SP
SetWDT:
                   #WDT_ADLY_1000, &WDTCTL; Set watchdog timer, 1 second, int. mode
           mov.w
Setup:
            bis.b
                   #0x06, &P2DIR
                                            ; Set P2.2 and P2.1 to output
                                            : Direction (0000 0110)
                                            : Set P2OUT to 0x0000 0100 (LEDS off)
           bic.b
                   #0x0, &P2OUT
                                            ; Test WDTIFG bit (is it set or no)
WaitWDT:
           bit.b
                  #WDTIFG, &IFG1
                                            ; If zero, wait
                   WaitWDT
           įΖ
                   #0x06,&P2OUT
                                            : Period expired, toggle LEDs
           xor.b
           bic.b
                   #WDTIFG, &IFG1
                                            : Clear WDTIFG
           imp
                   WaitWDT
                                            : Go to WaitWDT
: Stack Pointer definition
             .global_stack_end
            .sect
                    .stack
; Interrupt Vectors
             .sect ".reset"
                                            : MSP430 RESET Vector
            .short RESET
```





#### 1s Toggle LEDs (ASM) Using WDT (ISR)

```
; Initialize stackpointer
RESET:
           mov.w
                   #_STACK_END,SP
                   #WDT_ADLY_1000, &WDTCTL ; Stop watchdog timer
SetWDT:
           mov.w
Setup:
            bis.b
                   #0x06, &P2DIR
                                             Set P2.2 and P2.1 to output
                                             Direction (0000 0110)
                                            : Set P2OUT to 0x0000 0100 (LEDS off)
            bic.b
                   #0x0, &P2OUT
                   #WDTIE, &IE1
                                            : Enable interrupts
            bis.b
           nop
            bis.b
                   #GIE, SR
                                                                          INT
           nop
           jmp $->qo to LOM
                                       WOTIE
InfLoop:
                                                         GIE
                                                         (az)
                    #0x06, &P2OUT
WDTISR:
            xor.b
              reti
; Stack Pointer definition
             .global STACK END
            .sect
                    .stack
: Interrupt Vectors
             .sect ".reset"
                                            : MSP430 RESET Vector
            .short RESET
             .sect ".int26"
            .short wdtisr
```





#### 1s Toggle LEDs (C) Using WDT Polling







#### 1s Toggle LEDs (ASM) Using WDT (ISR)

```
#include <msp430xG46x.h>
void main(void) {
                                        // 1s interval
   WDTCTL = WDT_ADLY_1000;
    P2DIR I= BIT2 + BIT1;
                                        // Set P2.2 and P2.1 to output direction
                                        // LEDs are off
   P2OUT = 0x00:
                                         // Enable WDT interrupt (WDTIE is set)
    IE1 I= WDTIE;
                                        // Enter LPM0(CPU is off); Enable interrupts
    _BIS_SR(LPM0_bits + GIE); 1
                    Ly low power mode O, CPO nolonger executing.
   Watchdog Timer interrupt service routine
#pragma vector=WDT VECTOR
  interrupt void watchdog_timer(void) {
                                       // Toggle P2.1 and P2.2 using exclusive-OR
    P2OUT ^= (BIT2 | BIT1);
```





#### **Timers**







#### **UP Mode**







#### **UP/Down Mode**







#### Continuous Mode







## Capture & Compare Block



